

## 500 mA Synchronous Buck Regulator, + 300 mA LDO with Power-Good Output

#### Features

- Dual-Output Regulator (500 mA Buck Regulator and 300 mA Low-Dropout Regulator)
- Power-Good Output with 300 ms Delay
- Total Device Quiescent Current = 65 µA, Typ.
- Independent Shutdown for Buck and LDO Outputs (TC1303)
- Both Outputs Internally Compensated
- Synchronous Buck Regulator:
  - Over 90% Typical Efficiency
  - 2.0 MHz Fixed-Frequency PWM (Heavy Load)
  - Low Output Noise
  - Automatic PWM to PFM mode transition
  - Adjustable (0.8V to 4.5V) and Standard Fixed-Output Voltages (0.8V, 1.2V, 1.5V, 1.8V, 2.5V, 3.3V)
- Low-Dropout Regulator:
  - Low-Dropout Voltage = 137 mV Typ. @ 200 mA
  - Standard Fixed-Output Voltages (1.5V, 1.8V, 2.5V, 3.3V)
- Power-Good Function:
  - Monitors Buck Output Function (TC1303A)
  - Monitors LDO Output Function (TC1303B)
  - Monitors Both Buck and LDO Output Functions (TC1303C and TC1304)
  - 300 ms Delay Used for Processor Reset
- Sequenced Startup and Shutdown (TC1304)
- Small 10-pin 3X3 DFN or MSOP Package
   Options
- Operating Junction Temperature Range:
   -40°C to +125°C
- Undervoltage Lockout (UVLO)
- Output Short Circuit Protection
- Overtemperature Protection

#### Applications

- Cellular Phones
- Portable Computers
- USB-Powered Devices
- Handheld Medical Instruments
- Organizers and PDAs

#### Description

The TC1303/TC1304 combines a 500 mA synchronous buck regulator and 300 mA Low-Dropout Regulator (LDO) with a power-good monitor to provide a highly integrated solution for devices that require multiple supply voltages. The unique combination of an integrated buck switching regulator and low-dropout linear regulator provides the lowest system cost for dual-output voltage applications that require one lower processor core voltage and one higher bias voltage.

The 500 mA synchronous buck regulator switches at a fixed frequency of 2.0 MHz when the load is heavy, providing a low noise, small-size solution. When the load on the buck output is reduced to light levels, it changes operation to a Pulse Frequency Modulation (PFM) mode to minimize quiescent current draw from the battery. No intervention is necessary for smooth transition from one mode to another.

The LDO provides a 300 mA auxiliary output that requires a single 1  $\mu F$  ceramic output capacitor, minimizing board area and cost. The typical dropout voltage for the LDO output is 137 mV for a 200 mA load.

For the TC1303/TC1304, the power-good output is based on the regulation of the buck regulator output, the LDO output or the combination of both. The TC1304 features start-up and shutdown output sequencing.

The TC1303/TC1304 is available in either the 10-pin DFN or MSOP package.

Additional protection features include: UVLO, overtemperature and overcurrent protection on both outputs.

For a complete listing of TC1303/TC1304 standard parts, consult your Microchip representative.

## Package Types



#### Functional Block Diagram – TC1303



#### Functional Block Diagram – TC1304



### **Typical Application Circuits**



### 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| V <sub>IN</sub> - A <sub>GND</sub>   | 6.0V                                                    |
|--------------------------------------|---------------------------------------------------------|
| All Other I/O                        | . (A <sub>GND</sub> - 0.3V) to (V <sub>IN</sub> + 0.3V) |
| L <sub>X</sub> to P <sub>GND</sub>   | 0.3V to (V <sub>IN</sub> + 0.3V)                        |
| P <sub>GND</sub> to A <sub>GND</sub> | 0.3V to +0.3V                                           |
| Output Short Circuit Current         | Continuous                                              |
| Power Dissipation (Note 7)           | Internally Limited                                      |
| Storage temperature                  | 65°C to +150°C                                          |
| Ambient Temp. with Power App         | lied40°C to +85°C                                       |
| Operating Junction Temperature       |                                                         |
| ESD protection on all pins (HBM      | Л) 3 kV                                                 |

**†** Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## DC CHARACTERISTICS

**Electrical Characteristics:**  $V_{IN1} = V_{IN2} = \overline{SHDN1,2} = 3.6V$ ,  $C_{OUT1} = C_{IN} = 4.7 \ \mu\text{F}$ ,  $C_{OUT2} = 1\ \mu\text{F}$ ,  $L = 4.7 \ \mu\text{H}$ ,  $V_{OUT1}$  (ADJ) = 1.8V,  $I_{OUT1} = 100 \text{ ma}$ ,  $I_{OUT2} = 0.1 \text{ mA} T_A = +25^{\circ}\text{C}$ . **Boldface** specifications apply over the  $T_A$  range of **-40°C to +85°C**.

| Parameters                                                                     | Sym                   | Min     | Тур          | Max        | Units            | Conditions                                                                                         |  |
|--------------------------------------------------------------------------------|-----------------------|---------|--------------|------------|------------------|----------------------------------------------------------------------------------------------------|--|
| Input/Output Characteristics                                                   |                       |         |              |            |                  |                                                                                                    |  |
| Input Voltage                                                                  | V <sub>IN</sub>       | 2.7     | —            | 5.5        | V                | Note 1, Note 2, Note 8                                                                             |  |
| Maximum Output Current                                                         | I <sub>OUT1_MAX</sub> | 500     | —            |            | mA               | Note 1                                                                                             |  |
| Maximum Output Current                                                         | I <sub>OUT2_MAX</sub> | 300     | _            |            | mA               | Note 1                                                                                             |  |
| Shutdown Current Combined $V_{IN1}$ and $V_{IN2}$ Current                      | IIN_SHDN              |         | 0.05         | 1          | μA               | SHDN1 = SHDN2 = GND                                                                                |  |
| TC1303A,B Operating I <sub>Q</sub><br>TC1303C, TC1304 Operating I <sub>Q</sub> | IQ<br>IQ              |         | 65.0<br>70.1 | 110<br>110 | μA               | $\overline{SHDN1} = \overline{SHDN2} = V_{IN2}$ $I_{OUT1} = 0 \text{ mA}, I_{OUT2} = 0 \text{ mA}$ |  |
| Synchronous Buck I <sub>Q</sub>                                                |                       | —       | 38           | —          | μA               | $\overline{SHDN1} = V_{IN}, \overline{SHDN2} = GND$                                                |  |
| LDO I <sub>Q</sub>                                                             |                       | _       | 46           |            | μA               | $\overline{\text{SHDN1}} = \text{GND}, \overline{\text{SHDN2}} = V_{\text{IN2}}$                   |  |
| Shutdown/UVLO/Thermal Shutde                                                   | own Characte          | ristics |              |            |                  |                                                                                                    |  |
| SHDN1, SHDN2, SHDN ( <b>TC1304</b> )<br>Logic Input Voltage Low                | V <sub>IL</sub>       |         | —            | 15         | %V <sub>IN</sub> | $V_{IN1} = V_{IN2} = 2.7V$ to 5.5V                                                                 |  |
| SHDN1, SHDN2, SHDN ( <b>TC1304</b> )<br>Logic Input Voltage High               | V <sub>IH</sub>       | 45      | —            | _          | %V <sub>IN</sub> | $V_{IN1} = V_{IN2} = 2.7V$ to 5.5V                                                                 |  |
| SHDN1,SHDN2, SHDN (TC1304)<br>Input Leakage Current                            | I <sub>IN</sub>       | -1.0    | ±0.01        | 1.0        | μA               | $\frac{V_{IN1} = V_{IN2}}{SHDNX} = GND$<br>SHDNY = V <sub>IN</sub>                                 |  |
| Thermal Shutdown                                                               | T <sub>SHD</sub>      | _       | 165          | _          | °C               | Note 6, Note 7                                                                                     |  |
| Thermal Shutdown Hysteresis                                                    | T <sub>SHD-HYS</sub>  | _       | 10           | _          | °C               |                                                                                                    |  |
| Undervoltage Lockout<br>(V <sub>OUT1</sub> and V <sub>OUT2</sub> )             | UVLO                  | 2.4     | 2.55         | 2.7        | V                | V <sub>IN1</sub> Falling                                                                           |  |
| Undervoltage Lockout Hysteresis                                                | UVLO- <sub>HYS</sub>  | _       | 200          | —          | mV               |                                                                                                    |  |

Note 1: The Minimum V<sub>IN</sub> has to meet two conditions:  $V_{IN} \ge 2.7V$  and  $V_{IN} \ge V_{RX} + V_{DROPOUT}$ ,  $V_{RX} = V_{R1}$  or  $V_{R2}$ .

**2:** V<sub>RX</sub> is the regulator output voltage setting.

**3:**  $TCV_{OUT2} = ((V_{OUT2max} - V_{OUT2min}) * 10^6)/(V_{OUT2} * D_T).$ 

- 4: Regulation is measured at a constant junction temperature using low duty-cycle pulse testing. Load regulation is tested over a load range from 0.1 mA to the maximum specified output current.
- 5: Dropout voltage is defined as the input-to-output voltage differential at which the output voltage drops 2% below its nominal value measured at a 1V differential.
- 6: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air. (i.e. T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device to initiate thermal shutdown.
- 7: The integrated MOSFET switches have an integral diode from the L<sub>X</sub> pin to V<sub>IN</sub>, and from L<sub>X</sub> to P<sub>GND</sub>. In cases where these diodes are forward-biased, the package power dissipation limits must be adhered to. Thermal protection is not able to limit the junction temperature for these cases.
- 8: V<sub>IN1</sub> and V<sub>IN2</sub> are supplied by the same input source.

## **DC CHARACTERISTICS (CONTINUED)**

| Parameters                                                   | Sym                                       | Min   | Тур        | Max        | Units                | Conditions                                                                 |
|--------------------------------------------------------------|-------------------------------------------|-------|------------|------------|----------------------|----------------------------------------------------------------------------|
| Synchronous Buck Regulator (V                                | опт1)                                     |       |            |            |                      |                                                                            |
| Adjustable Output Voltage Range                              | V <sub>OUT1</sub>                         | 0.8   | —          | 4.5        | V                    |                                                                            |
| Adjustable Reference Feedback<br>Voltage (V <sub>FB1</sub> ) | V <sub>FB1</sub>                          | 0.78  | 0.8        | 0.82       | V                    |                                                                            |
| Feedback Input Bias Current<br>(I <sub>FB1</sub> )           | I <sub>VFB1</sub>                         |       | -1.5       |            | nA                   |                                                                            |
| Output Voltage Tolerance Fixed (V <sub>OUT1</sub> )          | V <sub>OUT1</sub>                         | -2.5  | ±0.3       | +2.5       | %                    | Note 2                                                                     |
| Line Regulation (V <sub>OUT1</sub> )                         | V <sub>LINE-REG</sub>                     | —     | 0.2        | —          | %/V                  | $V_{IN} = V_R + 1V$ to 5.5V,<br>$I_{LOAD} = 100 \text{ mA}$                |
| Load Regulation (V <sub>OUT1</sub> )                         | V <sub>LOAD-REG</sub>                     | —     | 0.2        | —          | %                    | $V_{IN} = V_R + 1.5V$ , $I_{LOAD} = 100$ mA to 500 mA ( <b>Note 1</b> )    |
| Dropout Voltage V <sub>OUT1</sub>                            | $V_{IN} - V_{OUT1}$                       | —     | 280        | —          | mV                   | I <sub>OUT1</sub> = 500 mA, V <sub>OUT1</sub> = 3.3V<br>( <b>Note 5</b> )  |
| Internal Oscillator Frequency                                | F <sub>OSC</sub>                          | 1.6   | 2.0        | 2.4        | MHz                  |                                                                            |
| Start Up Time                                                | T <sub>SS</sub>                           | _     | 0.5        | _          | ms                   | T <sub>R</sub> = 10% to 90%                                                |
| R <sub>DSon</sub> P-Channel                                  | R <sub>DSon-P</sub>                       | _     | 450        | 650        | mΩ                   | I <sub>P</sub> =100 mA                                                     |
| R <sub>DSon</sub> N-Channel                                  | R <sub>DSon-N</sub>                       | _     | 450        | 650        | mΩ                   | I <sub>N</sub> =100 mA                                                     |
| L <sub>X</sub> Pin Leakage Current                           | I <sub>LX</sub>                           | -1.0  | ±0.01      | 1.0        | μΑ                   | $\overline{SHDN} = 0V, V_{IN} = 5.5V, L_X = 0V, L_X = 5.5V$                |
| Positive Current Limit Threshold                             | +I <sub>LX(MAX)</sub>                     | —     | 700        | _          | mA                   |                                                                            |
| LDO Output (V <sub>OUT2</sub> )                              |                                           |       |            |            |                      |                                                                            |
| Output Voltage Tolerance (V <sub>OUT2</sub> )                | V <sub>OUT2</sub>                         | -2.5  | ±0.3       | +2.5       | %                    | Note 2                                                                     |
| Temperature Coefficient                                      | TCV <sub>OUT</sub>                        | —     | 25         | —          | ppm/°C               | Note 3                                                                     |
| Line Regulation                                              | $\frac{\Delta V_{OUT2}}{\Delta V_{IN}}$   | -0.2  | ±0.02      | +0.2       | %/V                  | $(V_R+1V) \le V_{IN} \le 5.5V$                                             |
| Load Regulation, $V_{OUT2} \ge 2.5V$                         | ΔV <sub>OUT2</sub> /<br>I <sub>OUT2</sub> | -0.75 | -0.08      | +0.75      | %                    | I <sub>OUT2</sub> = 0.1 mA to 300 mA ( <b>Note 4</b> )                     |
| Load Regulation, V <sub>OUT2</sub> < 2.5V                    | ΔV <sub>OUT2</sub> /<br>I <sub>OUT2</sub> | -0.9  | -0.18      | +0.9       | %                    | I <sub>OUT2</sub> = 0.1 mA to 300 mA ( <b>Note 4</b> )                     |
| Dropout Voltage V <sub>OUT2</sub> > 2.5V                     | V <sub>IN</sub> – V <sub>OUT2</sub>       | —     | 137<br>205 | 300<br>500 | mV                   | I <sub>OUT2</sub> = 200 mA ( <b>Note 5</b> )<br>I <sub>OUT2</sub> = 300 mA |
| Power Supply Rejection Ratio                                 | PSRR                                      | —     | 62         | _          | dB                   | $f \leq 100$ Hz, $I_{OUT1}$ = $I_{OUT2}$ = 50 mA, $C_{IN}$ = 0 $\mu F$     |
| Output Noise                                                 | eN                                        | _     | 1.8        |            | μV/(Hz) <sup>½</sup> | $f \le 1 \text{ kHz}$ , $I_{OUT2} = 50 \text{ mA}$ ,<br>SHDN1 = GND        |
| Output Short Circuit Current (Average)                       | I <sub>OUTsc2</sub>                       | _     | 240        |            | mA                   | $R_{LOAD2} \le 1\Omega$                                                    |

Note 1: The Minimum V<sub>IN</sub> has to meet two conditions:  $V_{IN} \ge 2.7V$  and  $V_{IN} \ge V_{RX} + V_{DROPOUT}$ ,  $V_{RX} = V_{R1}$  or  $V_{R2}$ .

- 2: V<sub>RX</sub> is the regulator output voltage setting.
- **3:**  $TCV_{OUT2} = ((V_{OUT2max} V_{OUT2min}) * 10^6)/(V_{OUT2} * D_T).$
- 4: Regulation is measured at a constant junction temperature using low duty-cycle pulse testing. Load regulation is tested over a load range from 0.1 mA to the maximum specified output current.
- 5: Dropout voltage is defined as the input-to-output voltage differential at which the output voltage drops 2% below its nominal value measured at a 1V differential.
- **6:** The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air. (i.e. T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device to initiate thermal shutdown.
- 7: The integrated MOSFET switches have an integral diode from the L<sub>X</sub> pin to V<sub>IN</sub>, and from L<sub>X</sub> to P<sub>GND</sub>. In cases where these diodes are forward-biased, the package power dissipation limits must be adhered to. Thermal protection is not able to limit the junction temperature for these cases.
- 8:  $V_{IN1}$  and  $V_{IN2}$  are supplied by the same input source.

## **DC CHARACTERISTICS (CONTINUED)**

| Electrical Characteristics: V <sub>IN1</sub> = I <sub>OUT1</sub> = 100 ma, I <sub>OUT2</sub> = 0.1 mA T |                            |                        |     |                   |                           |                                                                                                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------|----------------------------|------------------------|-----|-------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameters                                                                                              | Sym                        | Min                    | Тур | Мах               | Units                     | Conditions                                                                                                                                                                                                                       |
| Wake-Up Time (From SHDN2<br>mode), (V <sub>OUT2</sub> )                                                 | t <sub>WK</sub>            | —                      | 31  | 100               | μs                        | $I_{OUT1} = I_{OUT2} = 50 \text{ mA}$                                                                                                                                                                                            |
| Settling Time (From SHDN2<br>mode), (V <sub>OUT2</sub> )                                                | t <sub>S</sub>             | _                      | 100 | —                 | μs                        | I <sub>OUT1</sub> = I <sub>OUT2</sub> = 50 mA                                                                                                                                                                                    |
| Power-Good (PG)                                                                                         | •                          |                        |     |                   |                           |                                                                                                                                                                                                                                  |
| Voltage Range PG                                                                                        | V <sub>PG</sub>            | 1.0<br><b>1.2</b>      | —   | 5.5<br><b>5.5</b> | V                         | $ \begin{array}{l} T_{A} = 0^{\circ}C \ to \ +70^{\circ}C \\ T_{A} = -40^{\circ}C \ to \ +85^{\circ}C \\ V_{IN} \leq 2.7 \ I_{SINK} = 100 \ \mu A \end{array} $                                                                  |
| PG Threshold High<br>(V <sub>OUT1</sub> or V <sub>OUT2</sub> )                                          | V <sub>TH_H</sub>          | —                      | 94  | 96                | % of<br>V <sub>OUTX</sub> | On Rising $V_{OUT1}$ or $V_{OUT2}$<br>$V_{OUTX} = V_{OUT1}$ or $V_{OUT2}$                                                                                                                                                        |
| PG Threshold Low<br>(V <sub>OUT1</sub> or V <sub>OUT2</sub> )                                           | V <sub>TH_L</sub>          | 89                     | 92  | —                 | % of<br>V <sub>OUTX</sub> | On Falling $V_{OUT1}$ or $V_{OUT2}$<br>$V_{OUTX} = V_{OUT1}$ or $V_{OUT2}$                                                                                                                                                       |
| PG Threshold Hysteresis<br>(V <sub>OUT1</sub> and V <sub>OUT2</sub> )                                   | V <sub>TH_HYS</sub>        | _                      | 2   | —                 | % of<br>V <sub>OUTX</sub> | $V_{OUTX} = V_{OUT1}$ or $V_{OUT2}$                                                                                                                                                                                              |
| PG Threshold Tempco                                                                                     | $\Delta V_{TH} / \Delta T$ | —                      | 30  | _                 | ppm/°C                    |                                                                                                                                                                                                                                  |
| PG Delay                                                                                                | t <sub>RPD</sub>           | _                      | 165 | —                 | μs                        | $V_{OUT1}$ or $V_{OUT2}$ = ( $V_{TH}$ + 100 mV)<br>to ( $V_{TH}$ - 100 mV)                                                                                                                                                       |
| PG Active Time-out Period                                                                               | t <sub>RPU</sub>           | 140                    | 262 | 560               | ms                        | $V_{OUT1}$ or $V_{OUT2} = V_{TH}$ - 100 mV<br>to $V_{TH +}$ 100 mV,<br>$I_{SINK} = 1.2$ mA                                                                                                                                       |
| PG Output Voltage Low                                                                                   | PG_V <sub>OL</sub>         | _                      | —   | 0.2               | V                         | $\label{eq:VOUT1} \begin{split} V_{OUT1} & \text{or} V_{OUT2} = V_{TH} - 100 \text{ mV}, \\ I_{PG} &= 1.2 \text{ mA } V_{IN2} > 2.7 \text{V} \\ I_{PG} &= 100  \mu\text{A}, \ 1.0 \text{V} < V_{IN2} < 2.7 \text{V} \end{split}$ |
| PG Output Voltage High<br>(TC1303B only)                                                                | PG_V <sub>OH</sub>         | 0.9* V <sub>OUT2</sub> | _   | _                 | V                         |                                                                                                                                                                                                                                  |

**Note** 1: The Minimum  $V_{IN}$  has to meet two conditions:  $V_{IN} \ge 2.7V$  and  $V_{IN} \ge V_{RX} + V_{DROPOUT}$ ,  $V_{RX} = V_{R1}$  or  $V_{R2}$ .

2: V<sub>RX</sub> is the regulator output voltage setting.

3:  $TCV_{OUT2} = ((V_{OUT2max} - V_{OUT2min}) * 10^{6})/(V_{OUT2} * D_T).$ 

4: Regulation is measured at a constant junction temperature using low duty-cycle pulse testing. Load regulation is tested over a load range from 0.1 mA to the maximum specified output current.

5: Dropout voltage is defined as the input-to-output voltage differential at which the output voltage drops 2% below its nominal value measured at a 1V differential.

**6:** The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air. (i.e. T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device to initiate thermal shutdown.

7: The integrated MOSFET switches have an integral diode from the L<sub>X</sub> pin to V<sub>IN</sub>, and from L<sub>X</sub> to P<sub>GND</sub>. In cases where these diodes are forward-biased, the package power dissipation limits must be adhered to. Thermal protection is not able to limit the junction temperature for these cases.

8:  $V_{IN1}$  and  $V_{IN2}$  are supplied by the same input source.

#### **TEMPERATURE SPECIFICATIONS**

| Electrical Specifications: Unless oth   | nerwise inc    | licated, a | II limits a | re specif | ied for: \ | / <sub>IN</sub> = +2.7V to +5.5V                                                 |  |  |
|-----------------------------------------|----------------|------------|-------------|-----------|------------|----------------------------------------------------------------------------------|--|--|
| Parameters                              | Sym            | Min        | Тур         | Мах       | Units      | Conditions                                                                       |  |  |
| Temperature Ranges                      |                |            |             |           |            |                                                                                  |  |  |
| Operating Junction Temperature<br>Range | TJ             | -40        | _           | +125      | °C         | Steady state                                                                     |  |  |
| Storage Temperature Range               | T <sub>A</sub> | -65        | _           | +150      | °C         |                                                                                  |  |  |
| Maximum Junction Temperature            | Τ <sub>J</sub> | _          | _           | +150      | °C         | Transient                                                                        |  |  |
| Thermal Package Resistances             |                |            |             |           |            |                                                                                  |  |  |
| Thermal Resistance, 10L-DFN             | $\theta_{JA}$  | _          | 41          | —         | °C/W       | Typical 4-layer Board with<br>Internal Ground Plane and 2 Vias<br>in Thermal Pad |  |  |
| Thermal Resistance, 10L-MSOP            | $\theta_{JA}$  | —          | 113         |           | °C/W       | Typical 4-layer Board with<br>Internal Ground Plane                              |  |  |

## 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



**FIGURE 2-1:** I<sub>Q</sub> Switcher and LDO Current vs. Ambient Temperature (TC1303A,B).



**FIGURE 2-2:** I<sub>Q</sub> Switcher and LDO Current vs. Ambient Temperature (TC1303C, TC1304).



**FIGURE 2-3:** I<sub>Q</sub> Switcher Current vs. Ambient Temperature.



FIGURE 2-4: Temperature.

I<sub>Q</sub> LDO Current vs. Ambient



**FIGURE 2-5:**  $V_{OUT1}$  Output Efficiency vs. Input Voltage ( $V_{OUT1} = 1.2V$ ).



**FIGURE 2-6:**  $V_{OUT1}$  Output Efficiency vs.  $I_{OUT1}$  ( $V_{OUT1} = 1.2$  V).



**FIGURE 2-7:**  $V_{OUT1}$  Output Efficiency vs. Input Voltage ( $V_{OUT1} = 1.8V$ ).



**FIGURE 2-8:**  $V_{OUT1}$  Output Efficiency vs.  $I_{OUT1}$  ( $V_{OUT1} = 1.8V$ ).



**FIGURE 2-9:**  $V_{OUT1}$  Output Efficiency vs. Input Voltage ( $V_{OUT1} = 3.3V$ ).



**FIGURE 2-10:**  $V_{OUT1}$  Output Efficiency vs.  $I_{OUT1}$  ( $V_{OUT1} = 3.3V$ ).



**FIGURE 2-11:** V<sub>OUT1</sub> vs. I<sub>OUT1</sub> (V<sub>OUT1</sub> = 1.2V).



**FIGURE 2-12:** V<sub>OUT1</sub> vs. I<sub>OUT1</sub> (V<sub>OUT1</sub> = 1.8V).







**FIGURE 2-14:** V<sub>OUT1</sub> Switching Frequency vs. Input Voltage.



FIGURE 2-15: V<sub>OUT1</sub> Switching Frequency vs. Ambient Temperature.



**FIGURE 2-16:** V<sub>OUT1</sub> Adjustable Feedback Voltage vs. Ambient Temperature.



**FIGURE 2-17:** V<sub>OUT1</sub> Switch Resistance vs. Input Voltage.



**FIGURE 2-18:** V<sub>OUT1</sub> Switch Resistance vs. Ambient Temperature.



*FIGURE 2-19:* V<sub>OUT1</sub> Dropout Voltage vs. Ambient Temperature.



**FIGURE 2-20:** V<sub>OUT1</sub> and V<sub>OUT2</sub> Heavy Load Switching Waveforms vs. Time.



**FIGURE 2-21:** V<sub>OUT1</sub> and V<sub>OUT2</sub> Light Load Switching Waveforms vs. Time.



**FIGURE 2-22:**  $V_{OUT2}$  Output Voltage vs. Input Voltage ( $V_{OUT2} = 1.5V$ ).



**FIGURE 2-23:**  $V_{OUT2}$  Output Voltage vs. Input Voltage ( $V_{OUT2} = 1.8V$ ).



**FIGURE 2-24:**  $V_{OUT2}$  Output Voltage vs. Input Voltage ( $V_{OUT2} = 2.5V$ ).



**FIGURE 2-25:**  $V_{OUT2}$  Output Voltage vs. Input Voltage ( $V_{OUT2} = 3.3V$ ).



**FIGURE 2-26:**  $V_{OUT2}$  Dropout Voltage vs. Ambient Temperature ( $V_{OUT2} = 2.5V$ ).



**FIGURE 2-27:**  $V_{OUT2}$  Dropout Voltage vs. Ambient Temperature ( $V_{OUT2} = 3.3V$ ).



**FIGURE 2-28:** V<sub>OUT2</sub> Line Regulation vs. Ambient Temperature.



**FIGURE 2-29:** V<sub>OUT2</sub> Load Regulation vs. Ambient Temperature.



FIGURE 2-30: PG Active Delay Time-out vs. Ambient Temperature.



*FIGURE 2-31:* PG Threshold Voltage vs. Ambient Temperature.



FIGURE 2-32: PG Output Voltage Level Low vs. Ambient Temperature.



FIGURE 2-33: PG Output Voltage Level High vs. Ambient Temperature.



FIGURE 2-34: V<sub>OUT2</sub> Power Supply Ripple Rejection vs. Frequency.



FIGURE 2-35: V<sub>OUT2</sub> Noise vs. Frequency.



FIGURE 2-36: V<sub>OUT1</sub> Load Step Response vs. Time.







**FIGURE 2-38:** V<sub>OUT1</sub> and V<sub>OUT2</sub> Line Step Response vs. Time.



FIGURE 2-39: Waveforms.

V<sub>OUT1</sub> and V<sub>OUT2</sub> Start-up



V<sub>OUT1</sub> and V<sub>OUT2</sub> Shutdown FIGURE 2-40: Waveforms.



FIGURE 2-41:

Power-Good Output Timing.



(TC1304).

Start-up Waveforms



FIGURE 2-43: Shutdown Waveforms (TC1304).

## 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

| IADLE J-I. |                                    |                                    |                                                                                                                                                                                     |  |  |  |
|------------|------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin No.    | TC1303<br>Name                     | TC1304<br>Name                     | Function                                                                                                                                                                            |  |  |  |
| 1          | SHDN2                              | —                                  | Active Low Shutdown Input for LDO Output Pin                                                                                                                                        |  |  |  |
| 1          | —                                  | SHDN                               | Active Low Shutdown Input both Buck Regulator Output and LDO Output.<br>Initiates sequencing up and down                                                                            |  |  |  |
| 2          | V <sub>IN2</sub>                   | V <sub>IN2</sub>                   | Analog Input Supply Voltage Pin                                                                                                                                                     |  |  |  |
| 3          | V <sub>OUT2</sub>                  | V <sub>OUT2</sub>                  | LDO Output Voltage Pin                                                                                                                                                              |  |  |  |
| 4          | PG                                 | PG                                 | Power-Good Output Pin                                                                                                                                                               |  |  |  |
| 5          | A <sub>GND</sub>                   | A <sub>GND</sub>                   | Analog Ground Pin                                                                                                                                                                   |  |  |  |
| 6          | V <sub>FB</sub> /V <sub>OUT1</sub> | V <sub>FB</sub> /V <sub>OUT1</sub> | Buck Feedback Voltage (Adjustable Version) / Buck Output Voltage (Fixed Version) Pin                                                                                                |  |  |  |
| 7          | SHDN1                              | _                                  | Active Low Shutdown Input for Buck Regulator Output Pin                                                                                                                             |  |  |  |
| 7          | —                                  | A <sub>GND</sub>                   | Analog Ground Pin                                                                                                                                                                   |  |  |  |
| 8          | V <sub>IN1</sub>                   | V <sub>IN1</sub>                   | Buck Regulator Input Voltage Pin                                                                                                                                                    |  |  |  |
| 9          | L <sub>X</sub>                     | L <sub>X</sub>                     | Buck Inductor Output Pin                                                                                                                                                            |  |  |  |
| 10         | P <sub>GND</sub>                   | P <sub>GND</sub>                   | Power Ground Pin                                                                                                                                                                    |  |  |  |
| EP         | Exposed<br>Pad                     | Exposed<br>Pad                     | For the DFN package, the center exposed pad is a thermal path to remove heat from the device. Electrically this pad is at ground potential and should be connected to $A_{\rm GND}$ |  |  |  |

#### TABLE 3-1: PIN FUNCTION TABLE

#### 3.1 TC1303 LDO Shutdown Input Pin (SHDN2)

SHDN2 is a logic-level input used to turn the LDO Regulator on and off. A logic-high (> 45% of  $V_{IN}$ ), will enable the regulator output. A logic-low (< 15% of  $V_{IN}$ ) will ensure that the output is turned off.

#### 3.2 T<u>C130</u>4 Shutdown Input Pin (SHDN)

 $\label{eq:shdn} \hline $ SHDN$ is a logic-level input used to initiate the sequencing of the LDO output, then the buck regulator output. A logic-high (> 45% of V_{IN}), will enable the regulator outputs. A logic-low (< 15% of V_{IN}) will ensure that the outputs are turned off.$ 

## 3.3 LDO Input Voltage Pin (V<sub>IN2</sub>)

 $V_{\rm IN2}$  is a LDO power input supply pin. Connect variable input voltage source to  $V_{\rm IN2}$ . Connect  $V_{\rm IN1}$  and  $V_{\rm IN2}$  together with board traces as short as possible.  $V_{\rm IN2}$  provides the input voltage for the LDO. An additional capacitor can be added to lower the LDO regulator input ripple voltage.

## 3.4 LDO Output Voltage Pin (V<sub>OUT2</sub>)

 $V_{OUT2}$  is a regulated LDO output voltage pin. Connect a 1  $\mu F$  or larger capacitor to  $V_{OUT2}$  and  $A_{GND}$  for proper operation.

## 3.5 Power-Good Output Pin (PG)

PG is an output level indicating that  $V_{OUT2}$  (LDO) is within 94% of regulation. The PG output is configured as a push-pull for the TC1303B and open-drain output for the TC1303A, TC1303C and TC1304.

## 3.6 Analog Ground Pin (A<sub>GND</sub>)

 $A_{GND}$  is the analog ground connection. Tie  $A_{GND}$  to the analog portion of the ground plane ( $A_{GND}$ ). See the physical layout information in **Section 5.0 "Application Circuits/Issues"** for grounding recommendations.

#### 3.7 Buck Regulator Output Sense Pin (V<sub>FB</sub>/V<sub>OUT1</sub>)

For  $V_{OUT1}$  adjustable-output voltage options, connect the center of the output voltage divider to the  $V_{FB}$  pin. For fixed-output voltage options, connect the output of the buck regulator to this pin ( $V_{OUT1}$ ).

#### 3.8 Buck <u>Regul</u>ator Shutdown Input Pin (SHDN1)

 $\label{eq:shdist} \hline $ SHDN1 $ is a logic-level input used to turn the buck regulator on and off. A logic-high (> 45% of V_{IN}), will enable the regulator output. A logic-low (< 15% of V_{IN}) will ensure that the output is turned off.$ 

#### 3.9 Buck Regulator Input Voltage Pin (V<sub>IN1</sub>)

 $V_{\rm IN1}$  is the buck regulator power input supply pin. Connect a variable input voltage source to  $V_{\rm IN1}.$  Connect  $V_{\rm IN1}$  and  $V_{\rm IN2}$  together with board traces as short as possible.

#### 3.10 Buck Inductor Output Pin (L<sub>X</sub>)

Connect  $L_X$  directly to the buck inductor. This pin carries large signal-level current; all connections should be made as short as possible.

### 3.11 Power Ground Pin (P<sub>GND</sub>)

Connect all large-signal level ground returns to P<sub>GND</sub>. These large-signal, level ground traces should have a small loop area and length to prevent coupling of switching noise to sensitive traces. Please see the physical layout information supplied in **Section 5.0 "Application Circuits/Issues"** for grounding recommendations.

#### 3.12 Exposed Pad (EP)

For the DFN package, connect the EP to  ${\rm A}_{\rm GND},$  with vias into the  ${\rm A}_{\rm GND}$  plane.

## 4.0 DETAILED DESCRIPTION

#### 4.1 Device Overview

The TC1303/TC1304 combines a 500 mA synchronous buck regulator with a 300 mA LDO and a powergood output. This unique combination provides a small, low-cost solution for applications that require two or more voltage rails. The buck regulator can deliver highoutput current over a wide range of input-to-output voltage ratios while maintaining high efficiency. This is typically used for the lower-voltage, high-current processor core. The LDO is a minimal parts-count solution (single-output capacitor), providing a regulated voltage for an auxiliary rail. The typical LDO dropout voltage (137 mV @ 200 mA) allows the use of very low input-to-output LDO differential voltages, minimizing the power loss internal to the LDO pass transistor. A power-good output is provided, indicating that the buck regulator output, the LDO output or both outputs are in regulation. Additional features include independent shutdown inputs (TC1303), UVLO, output voltage seauencina (TC1304), overcurrent and overtemperature shutdown.

#### 4.2 Synchronous Buck Regulator

The synchronous buck regulator is capable of supplying a 500 mA continuous output current over a wide range of input and output voltages. The output voltage range is from 0.8V (min) to 4.5V (max). The regulator operates in three different modes, automatically selecting the most efficient mode of operation. During heavy load conditions, the TC1303/TC1304 buck converter operates at a high, fixed frequency (2.0 MHz) using current mode control. This minimizes output ripple and noise (less than 8 mV peak-to-peak ripple) while maintaining high efficiency (typically > 90%). For standby or light load applications, the buck regulator will automatically switch to a power-saving Pulse Frequency Modulation (PFM) mode. This minimizes the quiescent current draw on the battery, while keeping the buck output voltage in regulation. The typical buck PFM mode current is 38 µA. The buck regulator is capable of operating at 100% duty cycle, minimizing the voltage drop from input-to-output for wide input, batterypowered applications. For fixed-output voltage applications, the feedback divider and control loop compensation components are integrated, eliminating the need for external components. The buck regulator output is protected against overcurrent, short circuit and overtemperature. While shut down, the synchronous buck N-channel and P-channel switches are off, so the L<sub>x</sub> pin is in a high-impedance state (this allows for connecting a source on the output of the buck regulator as long as its voltage does not exceed the input voltage).

#### 4.2.1 FIXED-FREQUENCY PWM MODE

While operating in Pulse Width Modulation (PWM) mode, the TC1303/TC1304 buck regulator switches at a fixed, 2.0 MHz frequency. The PWM mode is suited for higher load current operation, maintaining low output noise and high conversion efficiency. PFM-to-PWM mode transition is initiated for any of the following conditions:

- Continuous inductor current is sensed
- Inductor peak current exceeds 100 mA
- The buck regulator output voltage has dropped out of regulation (step load has occurred)

The typical PFM-to-PWM threshold is 80 mA.

#### 4.2.2 PFM MODE

PFM mode is entered when the output load on the buck regulator is very light. Once detected, the converter enters the PFM mode automatically and begins to skip pulses to minimize unnecessary quiescent current draw by reducing the number of switching cycles per second. The typical quiescent current for the switching regulator is less than 35  $\mu$ A. The transition from PWM to PFM mode occurs when discontinuous inductor current is sensed or the peak inductor current is less than 60 mA (typ.). The typical PWM to PFM mode threshold is 30 mA. For low input-to-output differential voltages, the PWM-to-PFM mode threshold can be low due to the lack of ripple current. It is recommended that V<sub>IN1</sub> be one volt greater than V<sub>OUT1</sub> for PWM-to-PFM transitions.

#### 4.3 Low Drop Out Regulator (LDO)

The LDO output is a 300 mA low-dropout linear regulator that provides a regulated output voltage with a single 1  $\mu$ F external capacitor. The output voltage is available in fixed options only, ranging from 1.5V to 3.3V. The LDO is stable using ceramic output capacitors that inherently provide lower output noise and reduce the size and cost of the regulator solution. The quiescent current consumed by the LDO output is typically less than 40  $\mu$ A, with a typical dropout voltage of 137 mV at 200 mA. While operating in Dropout mode, the LDO quiescent current will increase, minimizing the necessary voltage differential needed for the LDO output to maintain regulation. The LDO output is protected against overcurrent and overtemperature conditions.

#### 4.4 Power-Good

A Power-Good (PG) output signal is generated based off of the buck regulator output voltage ( $V_{OUT1}$ ), the LDO output voltage ( $V_{OUT2}$ ) or the combination of both outputs. A fixed delay time of approximately 262 ms is generated once the monitored output voltage is above the power-good threshold (typically 94% of  $V_{OUTX}$ ). As the monitored output voltage falls out of regulation, the falling PG threshold is typically 92% of the output voltage, indicating that power is good and pulled low, indicating that the output is out of regulation. The typical quiescent current draw for power-good circuitry is less than 10  $\mu$ A.

If the monitored output voltage falls below the powergood threshold, the power-good output will transition to the Low state. The power-good circuitry has a 165 µs delay when detecting a falling output voltage. This helps to increase the noise immunity of the power-good output, avoiding false triggering of the PG signal during line and load transients.



Power-Good Timing.

FIGURE 4-1:

### 4.5 Power Good Output Options

There are three monitoring options for the TC1303 family.

For the TC1303A, only the buck regulator output voltage ( $V_{OUT1}$ ) is monitored. The PG output signal depends only on  $V_{OUT1}$ .

For the TC1303B, only the LDO output voltage (V<sub>OUT2</sub>) is monitored. The PG output signal depends only on V<sub>OUT2</sub>.

For the TC1303C and TC1304, both the buck regulator output voltage and LDO output voltage are monitored. If either one of the outputs fall out of regulation, the PG will be low. Only if both  $V_{OUT1}$  and  $V_{OUT2}$  are within the PG voltage threshold limits will the PG output be high.

For the TC1303A,C and TC1304, the PG output pin is open drain and can be pulled up to any level within the given absolute maximum ratings ( $A_{GND}$  - 0.3V) to ( $V_{IN}$  + 0.3V).

| Part<br>Number | PG Output<br>Buck<br>(V <sub>OUT1</sub> ) | PG<br>Output<br>LDO<br>(V <sub>OUT2</sub> ) | PG Output<br>Type                 |
|----------------|-------------------------------------------|---------------------------------------------|-----------------------------------|
| TC1303A        | Yes                                       | No                                          | Open-Drain                        |
| TC1303B        | No                                        | Yes                                         | Push-Pull<br>(V <sub>OUT2</sub> ) |
| TC1303C        | Yes                                       | Yes                                         | Open-Drain                        |
| TC1304         | Yes                                       | Yes                                         | Open-Drain                        |

TABLE 4-1: PG AVAILABLE OPTIONS

### 4.6 TC1304 Sequencing

The TC1304 device features an integrated sequencing option. A sequencing circuit using only the  $\overline{SHDN}$  input, (Pin1), will turn on the LDO output (V<sub>OUT2</sub>) and delay

the turn on of the Buck Regulator output ( $V_{OUT1}$ ) until the LDO output is in regulation. During power-down, the sequencing circuit will turn off the Buck Regulator output prior to turning off LDO output.



FIGURE 4-2: TC1304 Sequencing Circuit.



FIGURE 4-3: TC1304 Power-up Timing from SHDN.

## 4.7 Soft Start

Both outputs of the TC1303/TC1304 are controlled during start-up. Less than 1% of V<sub>OUT1</sub> or V<sub>OUT2</sub> overshoot is observed during start-up from V<sub>IN</sub> rising above the UVLO voltage or either SHDN1 or SHDN2 being enabled.

#### 4.8 Overtemperature Protection

The TC1303/TC1304 has an integrated overtemperature protection circuit that monitors the device junction temperature and shuts the device off if the junction temperature exceeds the typical 165°C threshold. If the overtemperature threshold is reached, the soft start is reset so that, once the junction temperature cools to approximately 155°C, the device will automatically restart.

### 5.0 APPLICATION CIRCUITS/ISSUES

#### 5.1 Typical Applications

The TC1303/TC1304 500 mA buck regulator + 300 mA LDO with power-good operates over a wide input voltage range (2.7V to 5.5V) and is ideal for single-cell Lilon battery-powered applications, USB-powered applications, three-cell NiMH or NiCd applications and 3V to 5V regulated input applications. The 10-pin MSOP and 3X3 DFN packages provide a small footprint with minimal external components.

#### 5.2 Fixed Output Application

A typical V<sub>OUT1</sub> fixed-output voltage application is shown in "**Typical Application Circuits**". A 4.7  $\mu$ F V<sub>IN1</sub> ceramic input capacitor, 4.7  $\mu$ F V<sub>OUT1</sub> ceramic capacitor, 1.0  $\mu$ F ceramic V<sub>OUT2</sub> capacitor and 4.7  $\mu$ H inductor make up the entire external component solution for this dual-output application. No external dividers or compensation components are necessary. For this application, the input voltage range is 2.7V to 4.2V, V<sub>OUT1</sub> = 1.5V at 500 mA, while V<sub>OUT2</sub> = 2.5V at 300 mA.

#### 5.3 Adjustable Output Application

A typical V<sub>OUT1</sub> adjustable output application is also shown in "**Typical Application Circuits**". For this application, the buck regulator output voltage is adjustable by using two external resistors as a voltage divider. For adjustable-output voltages, it is recommended that the top resistor divider value be 200 k $\Omega$ . The bottom resistor divider can be calculated using the following formula:

EQUATION 5-1:

$$R_{BOT} = R_{TOP} \times \left(\frac{V_{FB}}{V_{OUT1} - V_{FB}}\right)$$

Example:

 $\begin{array}{rcl} R_{TOP} &=& 200 \ k\Omega \\ V_{OUT1} &=& 2.1 V \\ V_{FB} &=& 0.8 V \\ R_{BOT} &=& 200 \ k\Omega \ x \ (0.8 V/(2.1 V - 0.8 V)) \\ R_{BOT} &=& 123 \ k\Omega \ (\text{Standard Value} = 121 \ k\Omega) \end{array}$ 

For adjustable-output applications, an additional R-C compensation is necessary for the buck regulator control loop stability. Recommended values are:

 $\begin{array}{rcl} \mathsf{R}_{\mathsf{COMP}} &=& 4.99 \ \mathsf{k}\Omega \\ \mathsf{C}_{\mathsf{COMP}} &=& 33 \ \mathsf{pF} \end{array}$ 

An additional  $V_{IN2}$  capacitor can be added to reduce high-frequency noise on the LDO input voltage pin ( $V_{IN2}$ ). This additional capacitor (1  $\mu$ F on page 5) is not necessary for typical applications.

#### 5.4 Input and Output Capacitor Selection

As with all buck-derived dc-dc switching regulators, the input current is pulled from the source in pulses. This places a burden on the TC1303/TC1304 input filter capacitor. In most applications, a minimum of 4.7  $\mu$ F is recommended on V<sub>IN1</sub> (buck regulator input voltage pin). In applications that have high source impedance, or have long leads, (10 inches) connecting to the input source, additional capacitance should be used. The capacitor type can be electrolytic (aluminum, tantalum, POSCAP, OSCON) or ceramic. For most portable electronic applications, ceramic capacitors are preferred due to their small size and low cost.

For applications that require very low noise on the LDO output, an additional capacitor (typically 1  $\mu$ F) can be added to the V<sub>IN2</sub> pin (LDO input voltage pin).

Low ESR electrolytic or ceramic can be used for the buck regulator output capacitor. Again, ceramic is recommended because of its physical attributes and cost. For most applications, a 4.7  $\mu$ F is recommended. Refer to Table 5-1 for recommended values. Larger capacitors (up to 22  $\mu$ F) can be used. There are some advantages in load step performance when using larger value capacitors. Ceramic materials X7R and X5R have low temperature coefficients and are well within the acceptable ESR range required.

#### TABLE 5-1: TC1303A, TC1303B, TC1303C, TC1304 RECOMMENDED CAPACITOR VALUES

|     | C(V <sub>IN1</sub> ) | C(V <sub>IN2</sub> ) | C <sub>OUT1</sub> | C <sub>OUT2</sub> |
|-----|----------------------|----------------------|-------------------|-------------------|
| min | 4.7 µF               | none                 | 4.7 µF            | 1 µF              |
| max | none                 | none                 | 22 µF             | 10 µF             |

#### 5.5 Inductor Selection

For most applications, a  $4.7 \,\mu\text{H}$  inductor is recommended to minimize noise. There are many different magnetic core materials and package options to select from. That decision is based on size, cost and acceptable radiated energy levels. Toroid and shielded ferrite pot cores will have low radiated energy, but tend to be larger and higher is cost. With a typical 2.0 MHz switching frequency, the inductor ripple current can be calculated based on the following formulas.

#### EQUATION 5-2:

$$DutyCycle = \frac{V_{OUT}}{V_{IN}}$$

Duty cycle represents the percentage of switch-on time.

#### **EQUATION 5-3:**

$$T_{ON} = DutyCycle \times \frac{I}{F_{SW}}$$

Where:

F<sub>SW</sub> = Switching Frequency.

The inductor ac ripple current can be calculated using the following relationship:

#### EQUATION 5-4:

$$V_L = L \times \frac{\Delta I_L}{\Delta t}$$

Where:

 $V_L$  = voltage across the inductor ( $V_{IN} - V_{OUT}$ )

 $\Delta t = on-time of P-channel MOSFET$ 

Solving for  $\Delta I_{L}$  = yields:

#### EQUATION 5-5:

$$\Delta I_L = \frac{V_L}{L} \times \Delta t$$

When considering inductor ratings, the maximum DC current rating of the inductor should be at least equal to the maximum buck regulator load current ( $I_{OUT1}$ ), plus one half of the peak-to-peak inductor ripple current ( $1/2 * \Delta I_L$ ). The inductor DC resistance can add to the buck converter  $I^2R$  losses. A rating of less than 200 m $\Omega$  is recommended. Overall efficiency will be improved by using lower DC resistance inductors.

#### TABLE 5-2: TC1303A, TC1303B, TC1303C, TC1304 RECOMMENDED INDUCTOR VALUES

| Part<br>Number         | Value<br>(µH) | DCR<br>Ω<br>(MAX) | MAX<br>I <sub>DC</sub> (A) | Size<br>WxLxH (mm)  |  |  |  |  |
|------------------------|---------------|-------------------|----------------------------|---------------------|--|--|--|--|
| Coiltronics®           |               |                   |                            |                     |  |  |  |  |
| SD10                   | 2.2           | 0.091             | 1.35                       | 5.2, 5.2, 1.0 max.  |  |  |  |  |
| SD10                   | 3.3           | 0.108             | 1.24                       | 5.2, 5.2, 1.0 max.  |  |  |  |  |
| SD10                   | 4.7           | 0.154             | 1.04                       | 5.2, 5.2, 1.0 max.  |  |  |  |  |
| Coiltronics            |               |                   |                            |                     |  |  |  |  |
| SD12                   | 2.2           | 0.075             | 1.80                       | 5.2, 5.2, 1.2 max.  |  |  |  |  |
| SD12                   | 3.3           | 0.104             | 1.42                       | 5.2, 5.2, 1.2 max.  |  |  |  |  |
| SD12                   | 4.7           | 0.118             | 1.29                       | 5.2, 5.2, 1.2 max.  |  |  |  |  |
| Sumida Co              | orporati      | on®               |                            |                     |  |  |  |  |
| CMD411                 | 2.2           | 0.116             | 0.950                      | 4.4, 5.8, 1.2 max.  |  |  |  |  |
| CMD411                 | 3.3           | 0.174             | 0.770                      | 4.4, 5.8, 1.2 max.  |  |  |  |  |
| CMD411                 | 4.7           | 0.216             | 0.750                      | 4.4, 5.8, 1.2 max.  |  |  |  |  |
| Coilcraft <sup>®</sup> |               |                   |                            |                     |  |  |  |  |
| 1008PS                 | 4.7           | 0.35              | 1.0                        | 3.8, 3.8, 2.74 max. |  |  |  |  |
| 1812PS                 | 4.7           | 0.11              | 1.15                       | 5.9, 5.0, 3.81 max  |  |  |  |  |

#### 5.6 Thermal Calculations

#### 5.6.1 BUCK REGULATOR OUTPUT (V<sub>OUT1</sub>)

The TC1303/TC1304 is available in two different 10-pin packages (MSOP and 3X3 DFN). By calculating the power dissipation and applying the package thermal resistance, ( $\theta_{JA}$ ), the junction temperature is estimated. The maximum continuous junction temperature rating for the TC1303/TC1304 is +125°C.

To quickly estimate the internal power dissipation for the switching buck regulator, an empirical calculation using measured efficiency can be used. Given the measured efficiency (Section 2.0 "Typical Performance Curves"), the internal power dissipation is estimated below:

**EQUATION 5-6:** 

$$\left(\frac{V_{OUT1} \times I_{OUT1}}{Efficiency}\right) - (V_{OUT1} \times I_{OUT1}) = P_{Dissipation}$$

The first term is equal to the input power (definition of efficiency,  $P_{OUT}/P_{IN}$  = Efficiency). The second term is equal to the delivered power. The difference is internal power dissipation. This is an estimate assuming that most of the power lost is internal to the TC1303B. There is some percentage of power lost in the buck inductor, with very little loss in the input and output capacitors.

As an example, for a 3.6V input, 1.8V output with a load of 400 mA, the efficiency taken from Figure 2-8 is approximately 84%. The internal power dissipation is approximately 137 mW.

#### 5.6.2 LDO OUTPUT (V<sub>OUT2</sub>)

The internal power dissipation within the TC1303/TC1304 LDO is a function of input voltage, output voltage and output current. Equation 5-7 can be used to calculate the internal power dissipation for the LDO.

### EQUATION 5-7:

The maximum power dissipation capability for a package can be calculated given the junction-toambient thermal resistance and the maximum ambient temperature for the application. The following equation can be used to determine the package's maximum internal power dissipation.

#### 5.6.3 LDO POWER DISSIPATION EXAMPLE

#### Input Voltage

 $V_{IN} = 5V \pm 10\%$ 

#### LDO Output Voltage and Current

 $V_{OUT} = 3.3V$ 

 $I_{OUT} = 300 \text{ mA}$ 

#### **Internal Power Dissipation**

$$\begin{split} \mathsf{P}_{\mathsf{LDO}(\mathsf{MAX})} &= \ (\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})} - \mathsf{V}_{\mathsf{OUT2}(\mathsf{MIN})}) \ x \ \mathsf{I}_{\mathsf{OUT2}(\mathsf{MAX})} \\ \mathsf{P}_{\mathsf{LDO}} &= \ (5.5\mathsf{V} - 0.975 \ x \ 3.3\mathsf{V}) \ x \ 300 \ \mathsf{mA} \\ \mathsf{P}_{\mathsf{LDO}} &= \ 684.8 \ \mathsf{mW} \end{split}$$

## 5.7 PCB Layout Information

Some basic design guidelines should be used when physically placing the TC1303/TC1304 on a Printed Circuit Board (PCB). The TC1303/TC1304 has two ground pins, identified as  $A_{GND}$  (analog ground) and  $P_{GND}$  (power ground). By separating grounds, it is possible to minimize the switching frequency noise on the LDO output. The first priority, while placing external components on the board, is the input capacitor (C<sub>IN1</sub>). Wiring should be short and wide; the input current for the TC1303/TC1304 can be as high as 800 mA. The next priority would be the buck regulator output capacitor (C<sub>OUT1</sub>) and inductor (L<sub>1</sub>). All three of these

components are placed near their respective pins to minimize trace length. The C<sub>IN1</sub> and C<sub>OUT1</sub> capacitor returns are connected closely together at the P<sub>GND</sub> plane. The LDO optional input capacitor (C<sub>IN2</sub>) and LDO output capacitor C<sub>OUT2</sub> are returned to the A<sub>GND</sub> plane. The analog ground plane and power ground plane are connected at one point (shown near L<sub>1</sub>). All other signals (SHDN1, SHDN2, feedback in the adjustable-output case) should be referenced to A<sub>GND</sub> and have the A<sub>GND</sub> plane underneath them.



FIGURE 5-1: Component Placement, Fixed 10-Pin MSOP.

There will be some difference in layout for the 10-pin DFN package due to the thermal pad. A typical fixedoutput DFN layout is shown below. For the DFN layout, the  $V_{IN1}$  to  $V_{IN2}$  connection is routed on the bottom of the board around the TC1303/TC1304 thermal pad.



FIGURE 5-2: Component Placement, Fixed 10-Pin DFN.

#### 5.8 Design Example

V<sub>OUT1</sub> = 2.0V @ 500 mA V<sub>OUT2</sub> = 3.3V @ 300 mA  $V_{IN} = 5V \pm 10\%$  $L = 4.7 \mu H$ Calculate PWM mode inductor ripple current Nominal Duty Cycle = 2.0V/5.0V = 40%P-channel Switch-on time = 0.40 x 1/(2 MHz) = 200 ns  $V_L = (V_{IN} - V_{OUT1}) = 3V$  $\Delta I_L = (V_L/L) \times T_{ON} = 128 \text{ mA}$ Peak inductor current:  $I_{L(PK)} = I_{OUT1} + 1/2\Delta I_L = 564 \text{ mA}$ Switcher power loss: Use efficiency estimate for 1.8V from Figure 2-8 Efficiency = 84%, P<sub>DISS1</sub> = 190 mW Resistor Divider:  $R_{TOP} = 200 \text{ k}\Omega$  $R_{BOT} = 133 k\Omega$ LDO Output:  $P_{DISS2} = (V_{IN(MAX)} -$ V<sub>OUT2(MIN)</sub>) x I<sub>OUT2(MAX)</sub> P<sub>DISS2</sub> = (5.5V - (0.975) x 3.3V) x 300 mA  $P_{DISS2} = 684.8 \text{ mW}$ Total Dissipation = 190 mW + 685 mW = 874 mWJunction Temp Rise and Maximum Ambient **Operating Temperature Calculations** 10-Pin MSOP (4-Layer Board with internal Planes)  $R\theta_{JA} = 113^{\circ} C/Watt$ Junction Temp. Rise = 874 mW x 113° C/Watt = 98.8°C Max. Ambient Temperature = 125°C - 98.8°C Max. Ambient Temperature = 26.3°C 10-Pin DFN  $R\theta_{JA} = 41^{\circ} C/Watt (4-Layer Board with$ internal planes and 2 vias) Junction Temp. Rise = 874 mW x 41° C/Watt = 35.8°C Max. Ambient Temperature = 125°C - 35.8°C Max. Ambient Temperature = 89.2°C This is above the +85°C max. ambient temperature.

## 6.0 PACKAGING INFORMATION

#### 6.1 Package Marking Information



\* The MSOP package for this device has not been qualified at the time of this publication. Contact your Microchip sales office for availability.

Second letter represents V<sub>OUT1</sub> configuration:

| Code | V <sub>OUT1</sub> | Code | V <sub>OUT1</sub> | Code | V <sub>OUT1</sub> |
|------|-------------------|------|-------------------|------|-------------------|
| A    | 3.3V              | J    | 2.4V              | S    | 1.5V              |
| В    | 3.2V              | К    | 2.3V              | Т    | 1.4V              |
| С    | 3.1V              | L    | 2.2V              | U    | 1.3V              |
| D    | 3.0V              | М    | 2.1V              | V    | 1.2V              |
| E    | 2.9V              | Ν    | 2.0V              | W    | 1.1V              |
| F    | 2.8V              | 0    | 1.9V              | Х    | 1.0V              |
| G    | 2.7V              | Р    | 1.8V              | Y    | 0.9V              |
| Н    | 2.6V              | Q    | 1.7V              | Z    | Adj               |
| I    | 2.5V              | R    | 1.6V              | 1    | 1.375V            |

| 10-Lead DFN | Example: |
|-------------|----------|
| XXXX        | 11H0     |
| YYWW        | 0520     |
| NNN         | 256      |

Third letter represents  $V_{OUT2}$  configuration:

| Code | V <sub>OUT2</sub> | Code | V <sub>OUT1</sub> | Code | V <sub>OUT2</sub> |  |  |  |
|------|-------------------|------|-------------------|------|-------------------|--|--|--|
| Α    | 3.3V              | J    | 2.4V              | S    | 1.5V              |  |  |  |
| В    | 3.2V              | К    | 2.3V              | Т    | —                 |  |  |  |
| С    | 3.1V              | L    | 2.2V              | U    | —                 |  |  |  |
| D    | 3.0V              | М    | 2.1V              | V    | —                 |  |  |  |
| E    | 2.9V              | Ν    | 2.0V              | W    | —                 |  |  |  |
| F    | 2.8V              | 0    | 1.9V              | Х    | —                 |  |  |  |
| G    | 2.7V              | Р    | 1.8V              | Y    | _                 |  |  |  |
| Н    | 2.6V              | Q    | 1.7V              | Z    | —                 |  |  |  |
| I    | 2.5V              | R    | 1.6V              |      |                   |  |  |  |

Fourth letter represents +50 mV Increments:

| Code |              | Code |                        |
|------|--------------|------|------------------------|
| 0    | Default      | 2    | +50 mV to V2           |
| 1    | +50 mV to V1 | 3    | +50 mV to V1<br>and V2 |

| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>(e3)<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |
|--------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | be carried                                 | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                            |

10-Lead Plastic Dual Flat No Lead Package (MF) 3x3x0.9 mm Body (DFN) – Saw Singulated



(NOTE 1)

|                             |     | INCHES    |          | MILLIMETERS* |           |      |      |
|-----------------------------|-----|-----------|----------|--------------|-----------|------|------|
| Dimension Lim               | MIN | NOM       | MAX      | MIN          | NOM       | MAX  |      |
| Number of Pins              | n   |           | 10       |              | 10        |      |      |
| Pitch                       | e   |           | .020 BSC |              | 0.50 BSC  |      |      |
| Overall Height              | Α   | .031      | .035     | .039         | 0.80      | 0.90 | 1.00 |
| Standoff                    | A1  | .000      | .001     | .002         | 0.00      | 0.02 | 0.05 |
| Lead Thickness              | A3  | .008 REF. |          |              | 0.20 REF. |      |      |
| Overall Length              | E   | .112      | .118     | .124         | 2.85      | 3.00 | 3.15 |
| Exposed Pad Length (Note 3) | E2  | .055      |          | .096         | 1.39      |      | 2.45 |
| Overall Width               | D   | .112      | .118     | .124         | 2.85      | 3.00 | 3.15 |
| Exposed Pad Width (Note 3)  | D2  | .047      |          | .069         | 1.20      |      | 1.75 |
| Lead Width                  | b   | .008      | .010     | .015         | 0.18      | 0.25 | 0.30 |
| Lead Length                 | L   | .012      | .016     | .020         | 0.30      | 0.40 | 0.50 |

\*Controlling Parameter

Notes:

- 1. Package may have one or more exposed tie bars at ends.
- 2. Pin 1 visual index feature may vary, but must be located within the hatched area.

3. Exposed pad dimensions vary with paddle size.

4. JEDEC equivalent: Not registered

Drawing No. C04-063

Revised 05/24/04

## 10-Lead Plastic Micro Small Outline Package (UN) (MSOP\*)







|                          | Units |      |          |      | MILLIMETERS* |      |      |  |
|--------------------------|-------|------|----------|------|--------------|------|------|--|
| Dimension Lir            | MIN   | NOM  | MAX      | MIN  | NOM          | MAX  |      |  |
| Number of Pins           | n     |      | 10       |      | 10           |      |      |  |
| Pitch                    | р     |      | .020 TYP |      | 0.50 TYP.    |      |      |  |
| Overall Height           | Α     | -    | -        | .043 | -            | -    | 1.10 |  |
| Molded Package Thickness | A2    | .030 | .033     | .037 | 0.75         | 0.85 | 0.95 |  |
| Standoff                 | A1    | .000 | -        | .006 | 0.00         | -    | 0.15 |  |
| Overall Width E          |       |      | .193 BSC |      | 4.90 BSC     |      |      |  |
| Molded Package Width E1  |       |      | .118 BSC |      | 3.00 BSC     |      |      |  |
| Overall Length           | D     |      | .118 BSC |      | 3.00 BSC     |      |      |  |
| Foot Length              | L     | .016 | .024     | .031 | 0.40         | 0.60 | 0.80 |  |
| Footprint                | F     |      | .037 REF |      | 0.95 REF     |      |      |  |
| Foot Angle               | φ     | 0°   | -        | 8°   | 0°           | -    | 8°   |  |
| Lead Thickness           | С     | .003 | -        | .009 | 0.08         | -    | 0.23 |  |
| Lead Width               | В     | .006 | .009     | .012 | 0.15         | 0.23 | 0.30 |  |
| Mold Draft Angle Top     | α     | 5°   | -        | 15°  | 5°           | -    | 15°  |  |
| Mold Draft Angle Bottom  | β     | 5°   | -        | 15°  | 5°           | -    | 15°  |  |
| *Controlling Parameter   |       |      |          |      |              |      |      |  |

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MO-187

Drawing No. C04-021

\* The MSOP package for the TC1303B has not been qualified at the time of this publication. Contact your Microchip sales office for availability.

NOTES:

## APPENDIX A: REVISION HISTORY

#### **Revision B (July 2005)**

1. Added information on TC1303A, TC1303C and TC1304 throughout data sheet.

#### Revision A (June 2005)

• Original Release of this Document.

NOTES:

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.                  | Х-                                                                                                                                                                                                                                                                                   | x x                                     | x                     | X                    | x       | ХX               | ХХ             | Exa      | xamples:                           |                                                                            |  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------|----------------------|---------|------------------|----------------|----------|------------------------------------|----------------------------------------------------------------------------|--|
| TC1303                    | <br>Type V <sub>C</sub><br>B                                                                                                                                                                                                                                                         | <br><sub>DUT1</sub> V <sub>OUT</sub>    | <br>2 +50  <br>Increm | nV Te<br>Ients Ra    |         | Package          | Tube<br>or     | a)<br>b) | TC1303A-SI0EMF:<br>TC1303A-ZA0EUN: | 1.5V, 2.5V, Default,<br>10LD DFN pkg.<br>Adj, 3.3V, Default,               |  |
|                           | D                                                                                                                                                                                                                                                                                    |                                         | meren                 |                      | nge     |                  | Tape &<br>Reel | c)       | TC1303A-PP3EMFTR:                  | 10LD MSOP pkg.<br>1.8V, 1.8V, +50 mV,                                      |  |
| Device:                   | TC1303                                                                                                                                                                                                                                                                               | 3A: PWM/LD                              | O combo               | with Pow             | er-Good | d                |                | 0)       |                                    | 10LD DFN pkg.<br>Tape and Reel                                             |  |
|                           | TC1303                                                                                                                                                                                                                                                                               | 3B: PWM/LD<br>3C: PWM/LD<br>4: PWM/LD   | O combo               | with Pow             | er-Good | d                |                | a)       | TC1303B-1H0EMF:                    | 1.375V, 2.6V, Default,<br>10LD DFN pkg.                                    |  |
|                           | 101304                                                                                                                                                                                                                                                                               | 4: PVVIVI/LD                            |                       | with Pow             | er-Good | J                |                | b)       | TC1303B-AG0EUN:                    | 3.3V, 2.7V, Default,<br>10LD MSOP pkg.                                     |  |
| Options                   | Code                                                                                                                                                                                                                                                                                 | V <sub>OUT1</sub>                       | Code                  | V <sub>OUT2</sub>    | Code    |                  |                | c)       | TC1303B-AD0EMF:                    | 3.3V, 3.0V, Default,<br>10LD DFN pkg.                                      |  |
|                           | A<br>B                                                                                                                                                                                                                                                                               | 3.3V<br>3.2V                            | A<br>B                | 3.3V<br>3.2V         | 0<br>1  | Defa<br>+50 mV   | to V1          | d)       | TC1303B-IA0EUN:                    | 2.5V, 3.3V, Default,<br>10LD MSOP pkg.                                     |  |
|                           | C<br>D                                                                                                                                                                                                                                                                               | 3.1V<br>3.0V                            | C<br>D                | 3.1V<br>3.0V         | 2<br>3  | +50 m∨<br>+50 m∨ | ' to V1        | e)       | TC1303B-IA0EMF:                    | 2.5V, 3.3V, Default,<br>10LD DFN pkg.                                      |  |
|                           | E<br>F                                                                                                                                                                                                                                                                               | 2.9V<br>2.8V                            | E<br>F                | 2.9V<br>2.8V         |         | and              | V2             | f)       | TC1303B-PF0EUN:                    | 1.8V, 2.8V, Default,<br>10LD MSOP pkg.                                     |  |
|                           | G<br>H                                                                                                                                                                                                                                                                               | 2.7V<br>2.6V                            | G<br>H                | 2.7V<br>2.6V         |         |                  |                | g)       | TC1303B-PF0EMF:                    | 1.8V, 2.8V, Default,<br>10LD DFN pkg.                                      |  |
|                           | l<br>J                                                                                                                                                                                                                                                                               | 2.5V<br>2.4V                            | l<br>J                | 2.5V<br>2.4V         |         |                  |                | h)       | TC1303B-PG0EUN:                    | 1.8V, 2.7V, Default,<br>10LD MSOP pkg.                                     |  |
|                           | K<br>L                                                                                                                                                                                                                                                                               | 2.3V<br>2.2V                            | K<br>L                | 2.3V<br>2.2V         |         |                  |                | i)       | TC1303B-DG0EMFTR:                  | 10LD DFN pkg.                                                              |  |
|                           | M<br>N                                                                                                                                                                                                                                                                               | 2.1V<br>2.0V                            | M<br>N                | 2.1V<br>2.0V         |         |                  |                | a)       | TC1303C-VP0EMF:                    | Tape and Reel<br>1.2V, 1.8V, Default,                                      |  |
|                           | O<br>P                                                                                                                                                                                                                                                                               | 1.9V<br>1.8V                            | O<br>P                | 1.9V<br>1.8V         |         |                  |                | ,        |                                    | 10LD DFN pkg.                                                              |  |
|                           | Q<br>R<br>S<br>T                                                                                                                                                                                                                                                                     | 1.7V<br>1.6V<br>1.5V<br>1.4V            | Q<br>R<br>S<br>T      | 1.7V<br>1.6V<br>1.5V |         |                  |                | b)       | TC1303C-VP0EMFTR:                  | 1.2V, 1.8V, Default,<br>10LD DFN pkg.<br>Tape and Reel.                    |  |
|                           | U<br>V                                                                                                                                                                                                                                                                               | 1.3V<br>1.2V                            | u<br>V                |                      |         |                  |                | a)       | TC1304-VI0EMF:                     | 1.2V, 2.5V, Default,<br>10LD DFN pkg.                                      |  |
|                           | W<br>X                                                                                                                                                                                                                                                                               | 1.1V<br>1.0V                            | Ŵ<br>X                |                      |         |                  |                | b)       | TC1304-VP0EMF:                     | 1.2V, 1.8V, Default,<br>10LD DFN pkg.                                      |  |
|                           | Y<br>Z                                                                                                                                                                                                                                                                               | 0.9V<br>Adjustable                      | Y<br>Z                |                      |         |                  |                | c)       | TC1304-VI0EUN:                     | 1.2V, 2.5V, Default,<br>10LD MSOP pkg.                                     |  |
|                           | 1                                                                                                                                                                                                                                                                                    | 1.375V<br>ict Factory for               | 1                     | e Output \           | oltane  | and Reset        |                | d)       | TC1304-VI0EMFTR:                   | 1.2V, 2.5V, Default,<br>10LD DFN pkg.                                      |  |
|                           |                                                                                                                                                                                                                                                                                      | Configuratio                            |                       | oupur                | voliago |                  |                | e)       | TC1304-VP0EMFTR:                   | Tape and Reel.<br>1.2V, 1.8V, Default<br>10LD DFN pkg.                     |  |
| Temperature<br>Range:     | E =                                                                                                                                                                                                                                                                                  | -40°C to +8                             | 5°C                   |                      |         |                  |                | f)       | TC1304-VI0EUNTR:                   | Tape and Reel.<br>1.2V, 2.5V, Default,<br>10LD MSOP pkg.<br>Tape and Reel. |  |
| Package:                  | <ul> <li>MF = Dual Flat, No Lead (3x3 mm body), 10-lead</li> <li>Plastic Micro Small Outline (MSOP), 10-lead<br/>(The MSOP package for this device has not been<br/>qualified at the time of this publication. Contact your<br/>Microchip sales office for availability.)</li> </ul> |                                         |                       |                      |         |                  |                |          |                                    |                                                                            |  |
| Tube or<br>Tape and Reel: |                                                                                                                                                                                                                                                                                      | <ul><li>Tube</li><li>Tape and</li></ul> | Reel                  |                      |         |                  |                |          |                                    |                                                                            |  |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance and WiperLock are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2005, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

**Kokomo** Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**San Jose** Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8676-6200 Fax: 86-28-8676-6599

**China - Fuzhou** Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Qingdao** Tel: 86-532-502-7355 Fax: 86-532-502-7205

China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Shunde** Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7250 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-2229-0061 Fax: 91-80-2229-0062

India - New Delhi Tel: 91-11-5160-8631 Fax: 91-11-5160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Penang** Tel: 604-646-8870 Fax: 604-646-5086

Philippines - Manila Tel: 011-632-634-9065 Fax: 011-632-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsinchu** Tel: 886-3-572-9526

Fax: 886-3-572-6459 **Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Weis Tel: 43-7242-2244-399 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-352-30-52 Fax: 34-91-352-11-47

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820